A Survey of System Level Power Management Schemes in the Dark-Silicon Era for Many-Core Architectures

Authors

DOI:

https://doi.org/10.4108/eai.19-9-2018.155569

Keywords:

Dark-Silicon, Many-Core, Multi-Core, NoC, Low Power NoC Architectures, Power Budgeting

Abstract

Power consumption in Complementary Metal Oxide Semiconductor (CMOS) technology has escalated to a point that only a fractional part of many-core chips can be powered-on at a time. Fortunately, this fraction can be increased at the expense of performance through the dark-silicon solution. However, with many-core integration set to be heading towards its thousands, power consumption and temperature increases per time, meaning the number of active nodes must be reduced drastically. Therefore, optimized techniques are demanded for continuous advancement in technology. Existing efforts try to overcome this challenge by activating nodes from different parts of the chip at the expense of communication latency. Other efforts on the other hand employ run-time power management techniques to manage the power performance of the cores trading-off performance for power. We found out that, for a significant amount of power to saved and high temperature to be avoided, focus should be on reducing the power consumption of all the on-chip components. Especially, the memory hierarchy and the interconnect. Power consumption can be minimized by, reducing the size of high leakage power dissipating elements, turning-off idle resources and integrating power saving materials.

Downloads

Download data is not yet available.

Downloads

Published

19-09-2018

How to Cite

Ofori-Attah, E. ., Wang, X. ., & Opoku Agyeman, M. . (2018). A Survey of System Level Power Management Schemes in the Dark-Silicon Era for Many-Core Architectures. EAI Endorsed Transactions on Industrial Networks and Intelligent Systems, 5(15), e5. https://doi.org/10.4108/eai.19-9-2018.155569